伊人94I在线观看亚洲专区Iwww.色天使.comI福利视频精品I91在线视频中文字幕I91在线免费观看网站I一区二区三区人妻I99久久精品电影I免费完整91国语版Iwww.日日日I香蕉视频精品亚洲一区二区三区在线播I日韩极品视频在线观看IAV免费片I91急促丨高潮丨对白丨合集I少妇99I粉嫩绯色Av一区二区在线观看I91精品国产一区二区I91爱操

首頁 新聞 > 科技 > 正文

用VHDL設計的任意頻率分頻器

Sometimes I need to generate a clock at a lower frequency than the main clock driving the FPGA. If the ratio of the frequencies is a power of 2, the logic is easy. If the ratio is an integer N, then a divide-by-N counter is only a little harder. But if the ratio isn"t an integer, a little (and I mean a little) math is required. Note that the new clock will have lots of jitter: there"s no escaping that. But it will have no drift, and for some applications that"s what counts. If you have a clock A at frequency a, and want to make a clock B at some lower frequency b (that is, b a), then something like: d = 0; forever { Wait for clock A. if (d 1) { d += (b/a); } else { d += (b/a) - 1; /* getting here means tick for clock B */ } } but comparison against zero is easier, so subtract 1 from d: d = 0; forever { Wait for clock A. if (d 0) { d += (b/a); } else { d += (b/a) - 1; /* getting here means tick for clock B */ } } want an integer representation, so multiply everything by a: d = 0; forever { Wait for clock A. if (d 0) { d += b; } else { d += b - a; /* getting here means tick for clock B */ } } For example. I just bought a bargain batch of 14.1523MHz oscillators from BG but I need to generate a 24Hz clock. So a=14152300 and b=24: d = 0; forever { Wait for clock A. if (d 0) { d += 24; } else { d += 24 - 14152300; /* getting here means tick for clock B */ } } For a hardware implementation I need to know how many bits are needed for d: here it"s 24 bits to hold the largest value (-14152300) plus one more bit for the sign. In VHDL this looks like: signal d, dInc, dN : std_logic_vector(24 downto 0); process (d) begin if (d(24) = "1") then dInc = 0000000000000000000011000; -- (24) else dInc = 1001010000000110110101100; -- (24 - 14152300) end if; end process; dN = d + dInc; process begin wait until A"event and A = "1"; d = dN; -- clock B tick whenever d(24) is zero end process;

關鍵詞: VHDL任意頻率分頻器

最近更新

關于本站 管理團隊 版權申明 網站地圖 聯系合作 招聘信息

Copyright © 2005-2018 創投網 - m.mslower.cn All rights reserved
聯系我們:33 92 950@qq.com
豫ICP備2020035879號-12

 

主站蜘蛛池模板: 欧美在线视频免费 | 性色在线视频 | 久热色超碰 | 亚洲精品乱码久久久久 | av在线专区 | 91久久久久久国产精品 | 五月婷婷免费 | 亚洲国产中文字幕 | 最新日韩在线 | 婷婷丁香色 | 久久成人视屏 | 欧美久久久久久久久久久久久 | 精品国产一区二区三区不卡 | 亚洲精品视频免费 | 国产精品免费观看久久 | 亚洲精品乱码白浆高清久久久久久 | 在线小视频国产 | 久久在线观看视频 | 国产精品99免费看 | 日韩电影一区二区三区在线观看 | 国产精品久久精品 | 天天躁日日躁狠狠躁av中文 | 精品视频免费在线 | 免费合欢视频成人app | 亚洲一区二区三区毛片 | 欧美精品久久久久久久久久丰满 | 日韩黄色大片在线观看 | 亚洲永久精品视频 | 国产精品美| 粉嫩av一区二区三区入口 | 一区二区三区久久 | 视频在线观看亚洲 | 97在线播放视频 | 在线电影中文字幕 | 国产精品久久99综合免费观看尤物 | 麻豆精品传媒视频 | 97超碰国产精品 | 99精品在线观看 | 免费激情网 | 久久蜜桃av| 国产美女视频网站 |